VADDPD (XMM, XMM, M128)
Summary:
"Add Packed Double-Precision Floating-Point Values"
Reference:
https://www.felixcloutier.com/x86/ADDPD.html
Extension:
AVX
Category:
AVX
ISA-Set:
AVX
CPL:
3
iform:
VADDPD_XMMdq_XMMdq_MEMdq
iclass:
VADDPD
ASM:
VADDPD
Operands
Operand 1 (w): Register (XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15)
Operand 2 (r): Register (XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15)
Operand 3 (r): Memory
Available performance data
Alder Lake-P
Alder Lake-E
Rocket Lake
Tiger Lake
Ice Lake
Cascade Lake
Cannon Lake
Skylake-X
Coffee Lake
Kaby Lake
Skylake
Broadwell
Haswell
Ivy Bridge
Sandy Bridge
AMD Zen 4
AMD Zen 3
AMD Zen 2
AMD Zen+
Alder Lake-P
Measurements
Latencies
Latency operand 2 → 1:
3
Latency operand 3 → 1 (address, base register):
≤10
Latency operand 3 → 1 (address, index register):
≤10
Latency operand 3 → 1 (memory):
≤7
Throughput
Computed from the port usage: 0.50 (if an indexed addressing mode is used: 0.33)
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p15+1*p23A (if an indexed addressing mode is used: 1*p23A)
Alder Lake-E
Measurements
Latencies
Latency operand 2 → 1:
6
Latency operand 3 → 1 (address, base register):
≤12
Latency operand 3 → 1 (address, index register):
≤12
Latency operand 3 → 1 (memory):
≤12
Throughput
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Microcode Sequencer (MS): 0
Rocket Lake
Measurements
Latencies
Latency operand 2 → 1:
4
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p01+1*p23
Tiger Lake
Measurements
Latencies
Latency operand 2 → 1:
4
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p01+1*p23
Ice Lake
Measurements
Latencies
Latency operand 2 → 1:
4
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p01+1*p23
Documentation
Latency: 10.0
Throughput: 0.5
Cascade Lake
Measurements
Latencies
Latency operand 2 → 1:
4
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.55
Measured (unrolled):
0.53
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p01+1*p23
Cannon Lake
Measurements
Latencies
Latency operand 2 → 1:
4
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.53
Measured (unrolled):
0.53
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p01+1*p23
Skylake-X
Measurements
Latencies
Latency operand 2 → 1:
4
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.55
Measured (unrolled):
0.55
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p01+1*p23
IACA 2.3
Throughput
Computed from the port usage: 0.50
IACA:
0.50
Number of μops:
2
Port usage:
1*p01+1*p23
IACA 3.0
Throughput
Computed from the port usage: 0.50
IACA:
0.50
Number of μops:
2
Port usage:
1*p01+1*p23
Coffee Lake
Measurements
Latencies
Latency operand 2 → 1:
4
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.53
Measured (unrolled):
0.53
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p01+1*p23
Kaby Lake
Measurements
Latencies
Latency operand 2 → 1:
4
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.53
Measured (unrolled):
0.53
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p01+1*p23
Skylake
Measurements
Latencies
Latency operand 2 → 1:
4
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.53
Measured (unrolled):
0.53
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p01+1*p23
IACA 2.3
Throughput
Computed from the port usage: 0.50
IACA:
0.50
Number of μops:
2
Port usage:
1*p01+1*p23
IACA 3.0
Throughput
Computed from the port usage: 0.50
IACA:
0.50
Number of μops:
2
Port usage:
1*p01+1*p23
Broadwell
Measurements
Latencies
Latency operand 2 → 1:
3
Latency operand 3 → 1 (address, base register):
≤9
Latency operand 3 → 1 (address, index register):
≤9
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 1.00
Measured (loop):
1.00
Measured (unrolled):
1.00
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p1+1*p23
IACA 2.2
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
2
Port usage:
1*p1+1*p23
IACA 2.3
Throughput
Computed from the port usage: 1.00
IACA:
1.00
Number of μops:
2
Port usage:
1*p1+1*p23
IACA 3.0
Throughput
Computed from the port usage: 1.00
IACA:
1.00
Number of μops:
2
Port usage:
1*p1+1*p23
Haswell
Measurements
Latencies
Latency operand 2 → 1:
3
Latency operand 3 → 1 (address, base register):
≤9
Latency operand 3 → 1 (address, index register):
≤9
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 1.00
Measured (loop):
1.00
Measured (unrolled):
1.00
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p1+1*p23
IACA 2.1
Latency:
9
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
2
Port usage:
1*p1+1*p23
IACA 2.2
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
2
Port usage:
1*p1+1*p23
IACA 2.3
Throughput
Computed from the port usage: 1.00
IACA:
1.00
Number of μops:
2
Port usage:
1*p1+1*p23
IACA 3.0
Throughput
Computed from the port usage: 1.00
IACA:
1.00
Number of μops:
2
Port usage:
1*p1+1*p23
Ivy Bridge
Measurements
Latencies
Latency operand 2 → 1:
3
Latency operand 3 → 1 (address, base register):
≤9
Latency operand 3 → 1 (address, index register):
≤9
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 1.00
Measured (loop):
1.00
Measured (unrolled):
1.00
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p1+1*p23
IACA 2.1
Latency:
9
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
2
Port usage:
1*p1+1*p23
IACA 2.2
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
2
Port usage:
1*p1+1*p23
IACA 2.3
Throughput
Computed from the port usage: 1.00
IACA:
1.00
Number of μops:
2
Port usage:
1*p1+1*p23
Sandy Bridge
Measurements
Latencies
Latency operand 2 → 1:
3
Latency operand 3 → 1 (address, base register):
≤9
Latency operand 3 → 1 (address, index register):
≤9
Latency operand 3 → 1 (memory):
≤8
Throughput
Computed from the port usage: 1.00
Measured (loop):
1.00
Measured (unrolled):
1.00
Number of μops
Executed: 2
Retire slots: 1 (if an indexed addressing mode is used: 2)
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p1+1*p23
IACA 2.1
Latency:
9
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
2
Port usage:
1*p1+1*p23
IACA 2.2
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
2
Port usage:
1*p1+1*p23
IACA 2.3
Throughput
Computed from the port usage: 1.00
IACA:
1.00
Number of μops:
2
Port usage:
1*p1+1*p23
AMD Zen 4
Measurements
Latencies
Latency operand 2 → 1:
3
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤11
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Port usage:
1*FP23
AMD Zen 3
Measurements
Latencies
Latency operand 2 → 1:
3
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤11
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Port usage:
1*FP23
AMD Zen 2
Measurements
Latencies
Latency operand 2 → 1:
3
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤10
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Port usage:
1*FP23
AMD Zen+
Measurements
Latencies
Latency operand 2 → 1:
3
Latency operand 3 → 1 (address, base register):
≤11
Latency operand 3 → 1 (address, index register):
≤11
Latency operand 3 → 1 (memory):
≤10
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Port usage:
1*FP23