MOVUPS (XMM, M128)
Summary:
"Move Unaligned Packed Single-Precision Floating-Point Values"
Reference:
https://www.felixcloutier.com/x86/MOVUPS.html
Extension:
SSE
Category:
DATAXFER
ISA-Set:
SSE
CPL:
3
iform:
MOVUPS_XMMps_MEMps
iclass:
MOVUPS
ASM:
MOVUPS
Operands
Operand 1 (w): Register (XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15)
Operand 2 (r): Memory
Available performance data
Alder Lake-P
Alder Lake-E
Rocket Lake
Tiger Lake
Ice Lake
Cascade Lake
Cannon Lake
Skylake-X
Coffee Lake
Kaby Lake
Skylake
Broadwell
Haswell
Ivy Bridge
Sandy Bridge
Westmere
Nehalem
Wolfdale
Conroe
Tremont
Goldmont Plus
Goldmont
Airmont
Bonnell
AMD Zen 4
AMD Zen 3
AMD Zen 2
AMD Zen+
Alder Lake-P
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤4
Throughput
Computed from the port usage: 0.33
Measured (loop):
0.33
Measured (unrolled):
0.33
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23A
Alder Lake-E
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤9
Latency operand 2 → 1 (address, index register):
≤9
Latency operand 2 → 1 (memory):
≤7
Throughput
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Microcode Sequencer (MS): 0
Rocket Lake
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤4
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
Tiger Lake
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤4
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
Ice Lake
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤4
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
Cascade Lake
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤4
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
Cannon Lake
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤4
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
Skylake-X
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤4
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
IACA 2.3
Throughput
Computed from the port usage: 0.50
IACA:
0.50
Number of μops:
1
Port usage:
1*p23
IACA 3.0
Throughput
Computed from the port usage: 0.50
IACA:
0.49
Number of μops:
1
Port usage:
1*p23
Coffee Lake
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤4
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
Kaby Lake
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤4
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
Skylake
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤4
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
IACA 2.3
Throughput
Computed from the port usage: 0.50
IACA:
0.50
Number of μops:
1
Port usage:
1*p23
IACA 3.0
Throughput
Computed from the port usage: 0.50
IACA:
0.49
Number of μops:
1
Port usage:
1*p23
Broadwell
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤6
Latency operand 2 → 1 (address, index register):
≤6
Latency operand 2 → 1 (memory):
≤5
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
IACA 2.2
Throughput
Computed from the port usage: 0.50
IACA:
0.50 (with the -no_interiteration flag: 0.50)
Number of μops:
1
Port usage:
1*p23
IACA 2.3
Throughput
Computed from the port usage: 0.50
IACA:
0.50
Number of μops:
1
Port usage:
1*p23
IACA 3.0
Throughput
Computed from the port usage: 0.50
IACA:
0.49
Number of μops:
1
Port usage:
1*p23
Haswell
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤6
Latency operand 2 → 1 (address, index register):
≤6
Latency operand 2 → 1 (memory):
≤5
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
IACA 2.1
Latency:
6
Throughput
Computed from the port usage: 0.50
IACA:
0.50 (with the -no_interiteration flag: 0.50)
Number of μops:
1
Port usage:
1*p23
IACA 2.2
Throughput
Computed from the port usage: 0.50
IACA:
0.50 (with the -no_interiteration flag: 0.50)
Number of μops:
1
Port usage:
1*p23
IACA 2.3
Throughput
Computed from the port usage: 0.50
IACA:
0.50
Number of μops:
1
Port usage:
1*p23
IACA 3.0
Throughput
Computed from the port usage: 0.50
IACA:
0.49
Number of μops:
1
Port usage:
1*p23
Ivy Bridge
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤6
Latency operand 2 → 1 (address, index register):
≤6
Latency operand 2 → 1 (memory):
≤5
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
IACA 2.1
Latency:
6
Throughput
Computed from the port usage: 0.50
IACA:
0.50 (with the -no_interiteration flag: 0.50)
Number of μops:
1
Port usage:
1*p23
IACA 2.2
Throughput
Computed from the port usage: 0.50
IACA:
0.50 (with the -no_interiteration flag: 0.50)
Number of μops:
1
Port usage:
1*p23
IACA 2.3
Throughput
Computed from the port usage: 0.50
IACA:
0.50
Number of μops:
1
Port usage:
1*p23
Sandy Bridge
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤6
Latency operand 2 → 1 (address, index register):
≤6
Latency operand 2 → 1 (memory):
≤5
Throughput
Computed from the port usage: 0.50
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Retire slots: 1
Decoded (MITE): 1
Microcode Sequencer (MS): 0
Port usage:
1*p23
IACA 2.1
Latency:
6
Throughput
Computed from the port usage: 0.50
IACA:
0.50 (with the -no_interiteration flag: 0.50)
Number of μops:
1
Port usage:
1*p23
IACA 2.2
Throughput
Computed from the port usage: 0.50
IACA:
0.50 (with the -no_interiteration flag: 0.50)
Number of μops:
1
Port usage:
1*p23
IACA 2.3
Throughput
Computed from the port usage: 0.50
IACA:
0.50
Number of μops:
1
Port usage:
1*p23
Westmere
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤6
Latency operand 2 → 1 (address, index register):
≤6
Latency operand 2 → 1 (memory):
≤5
Throughput
Computed from the port usage: 1.00
Measured (loop):
1.00
Measured (unrolled):
1.00
Number of μops
Executed: 1
Retire slots: 1
Microcode Sequencer (MS): 0
Port usage:
1*p2
IACA 2.1
Latency:
6
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
1
Port usage:
1*p2
IACA 2.2
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
1
Port usage:
1*p2
Nehalem
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤6
Latency operand 2 → 1 (address, index register):
≤6
Latency operand 2 → 1 (memory):
≤5
Throughput
Computed from the port usage: 1.00
Measured (loop):
1.00
Measured (unrolled):
1.00
Number of μops
Executed: 1
Retire slots: 1
Microcode Sequencer (MS): 0
Port usage:
1*p2
IACA 2.1
Latency:
6
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
1
Port usage:
1*p2
IACA 2.2
Throughput
Computed from the port usage: 1.00
IACA:
1.00 (with the -no_interiteration flag: 1.00)
Number of μops:
1
Port usage:
1*p2
Wolfdale
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤6
Latency operand 2 → 1 (address, index register):
≤6
Latency operand 2 → 1 (memory):
≤7
Throughput
Computed from the port usage: 2.00
Measured (loop):
2.00
Measured (unrolled):
2.00
Number of μops
Executed: 4
Port usage:
1*p0+2*p2+1*p5
Conroe
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤6
Latency operand 2 → 1 (address, index register):
≤6
Latency operand 2 → 1 (memory):
≤7
Throughput
Computed from the port usage: 2.00
Measured (loop):
2.00
Measured (unrolled):
2.00
Number of μops
Executed: 4
Port usage:
1*p0+1*p1+2*p2
Tremont
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤8
Latency operand 2 → 1 (address, index register):
≤8
Latency operand 2 → 1 (memory):
≤5
Throughput
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
Microcode Sequencer (MS): 0
Goldmont Plus
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤5
Throughput
Measured (loop):
1.00
Measured (unrolled):
1.00
Number of μops
Executed: 1
Microcode Sequencer (MS): 0
Goldmont
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤5
Throughput
Measured (loop):
1.00
Measured (unrolled):
1.00
Number of μops
Executed: 1
Microcode Sequencer (MS): 0
Airmont
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤7
Latency operand 2 → 1 (address, index register):
≤7
Latency operand 2 → 1 (memory):
≤6
Throughput
Measured (loop):
1.00
Measured (unrolled):
1.00
Number of μops
Executed: 1
Microcode Sequencer (MS): 0
Bonnell
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤8
Latency operand 2 → 1 (address, index register):
≤8
Latency operand 2 → 1 (memory):
≤11
Throughput
Measured (loop):
6.00
Measured (unrolled):
6.00
Number of μops
Executed: 4
Microcode Sequencer (MS): 4
Requires the complex decoder
AMD Zen 4
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤8
Latency operand 2 → 1 (address, index register):
≤8
Latency operand 2 → 1 (memory):
≤8
Throughput
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
AMD Zen 3
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤8
Latency operand 2 → 1 (address, index register):
≤8
Latency operand 2 → 1 (memory):
≤8
Throughput
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
AMD Zen 2
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤8
Latency operand 2 → 1 (address, index register):
≤8
Latency operand 2 → 1 (memory):
≤7
Throughput
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1
AMD Zen+
Measurements
Latencies
Latency operand 2 → 1 (address, base register):
≤8
Latency operand 2 → 1 (address, index register):
≤8
Latency operand 2 → 1 (memory):
≤7
Throughput
Measured (loop):
0.50
Measured (unrolled):
0.50
Number of μops
Executed: 1