CMPXCHG_LOCK (M64, R64) - Throughput and Uops (IACA 2.1)


With a non-indexed addressing mode

With 1 independent instruction

Throughput Analysis Report
--------------------------
Block Throughput: 3.00 Cycles       Throughput Bottleneck: InterIteration

Port Binding In Cycles Per Iteration:
---------------------------------------------------------------------------------------
|  Port  |  0   -  DV  |  1   |  2   -  D   |  3   -  D   |  4   |  5   |  6   |  7   |
---------------------------------------------------------------------------------------
| Cycles | 0.8    0.0  | 0.8  | 0.5    0.5  | 0.5    0.5  | 0.0  | 0.8  | 0.8  | 0.0  |
---------------------------------------------------------------------------------------


| Num Of |                    Ports pressure in cycles                     |    |
|  Uops  |  0  - DV  |  1  |  2  -  D  |  3  -  D  |  4  |  5  |  6  |  7  |    |
---------------------------------------------------------------------------------
|   4^   | 0.8       | 0.8 | 0.5   0.5 | 0.5   0.5 |     | 0.8 | 0.8 |     | CP | lock cmpxchg qword ptr [r14], r8
Total Num Of Uops: 4

With additional dependency-breaking instructions

Throughput Analysis Report
--------------------------
Block Throughput: 1.00 Cycles       Throughput Bottleneck: FrontEnd

Port Binding In Cycles Per Iteration:
---------------------------------------------------------------------------------------
|  Port  |  0   -  DV  |  1   |  2   -  D   |  3   -  D   |  4   |  5   |  6   |  7   |
---------------------------------------------------------------------------------------
| Cycles | 0.8    0.0  | 0.8  | 0.5    0.5  | 0.5    0.5  | 0.0  | 0.8  | 0.8  | 0.0  |
---------------------------------------------------------------------------------------


| Num Of |                    Ports pressure in cycles                     |    |
|  Uops  |  0  - DV  |  1  |  2  -  D  |  3  -  D  |  4  |  5  |  6  |  7  |    |
---------------------------------------------------------------------------------
|   4^   | 0.8       | 0.8 | 0.5   0.5 | 0.5   0.5 |     | 0.8 | 0.8 |     |    | lock cmpxchg qword ptr [r14], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
Total Num Of Uops: 4

With 16 independent instructions


Throughput Analysis Report
--------------------------
Block Throughput: 48.00 Cycles       Throughput Bottleneck: InterIteration

Port Binding In Cycles Per Iteration:
---------------------------------------------------------------------------------------
|  Port  |  0   -  DV  |  1   |  2   -  D   |  3   -  D   |  4   |  5   |  6   |  7   |
---------------------------------------------------------------------------------------
| Cycles | 12.0   0.0  | 12.0 | 8.0    8.0  | 8.0    8.0  | 0.0  | 12.0 | 12.0 | 0.0  |
---------------------------------------------------------------------------------------


| Num Of |                    Ports pressure in cycles                     |    |
|  Uops  |  0  - DV  |  1  |  2  -  D  |  3  -  D  |  4  |  5  |  6  |  7  |    |
---------------------------------------------------------------------------------
|   4^   | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     | CP | lock cmpxchg qword ptr [r14], r8
|   4^   | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x8], r8
|   4^   | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x10], r8
|   4^   |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x18], r8
|   4^   | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     | CP | lock cmpxchg qword ptr [r14+0x20], r8
|   4^   | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x28], r8
|   4^   | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x30], r8
|   4^   |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x38], r8
|   4^   | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     | CP | lock cmpxchg qword ptr [r14+0x40], r8
|   4^   | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x48], r8
|   4^   | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x50], r8
|   4^   |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x58], r8
|   4^   | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     | CP | lock cmpxchg qword ptr [r14+0x60], r8
|   4^   | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x68], r8
|   4^   | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x70], r8
|   4^   |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+0x78], r8
Total Num Of Uops: 64

With additional dependency-breaking instructions

Throughput Analysis Report
--------------------------
Block Throughput: 16.00 Cycles       Throughput Bottleneck: FrontEnd

Port Binding In Cycles Per Iteration:
---------------------------------------------------------------------------------------
|  Port  |  0   -  DV  |  1   |  2   -  D   |  3   -  D   |  4   |  5   |  6   |  7   |
---------------------------------------------------------------------------------------
| Cycles | 12.0   0.0  | 12.0 | 8.0    8.0  | 8.0    8.0  | 0.0  | 12.0 | 12.0 | 0.0  |
---------------------------------------------------------------------------------------


| Num Of |                    Ports pressure in cycles                     |    |
|  Uops  |  0  - DV  |  1  |  2  -  D  |  3  -  D  |  4  |  5  |  6  |  7  |    |
---------------------------------------------------------------------------------
|   4^   | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     |    | lock cmpxchg qword ptr [r14], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x8], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x10], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x18], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     |    | lock cmpxchg qword ptr [r14+0x20], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x28], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x30], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x38], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     |    | lock cmpxchg qword ptr [r14+0x40], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x48], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x50], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x58], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     |    | lock cmpxchg qword ptr [r14+0x60], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x68], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x70], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4^   |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+0x78], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
Total Num Of Uops: 64

With an indexed addressing mode

With 1 independent instruction

Throughput Analysis Report
--------------------------
Block Throughput: 3.00 Cycles       Throughput Bottleneck: InterIteration

Port Binding In Cycles Per Iteration:
---------------------------------------------------------------------------------------
|  Port  |  0   -  DV  |  1   |  2   -  D   |  3   -  D   |  4   |  5   |  6   |  7   |
---------------------------------------------------------------------------------------
| Cycles | 0.8    0.0  | 0.8  | 0.5    0.5  | 0.5    0.5  | 0.0  | 0.8  | 0.8  | 0.0  |
---------------------------------------------------------------------------------------


| Num Of |                    Ports pressure in cycles                     |    |
|  Uops  |  0  - DV  |  1  |  2  -  D  |  3  -  D  |  4  |  5  |  6  |  7  |    |
---------------------------------------------------------------------------------
|   4    | 0.8       | 0.8 | 0.5   0.5 | 0.5   0.5 |     | 0.8 | 0.8 |     | CP | lock cmpxchg qword ptr [r14+r13*1], r8
Total Num Of Uops: 4

With additional dependency-breaking instructions

Throughput Analysis Report
--------------------------
Block Throughput: 1.30 Cycles       Throughput Bottleneck: FrontEnd

Port Binding In Cycles Per Iteration:
---------------------------------------------------------------------------------------
|  Port  |  0   -  DV  |  1   |  2   -  D   |  3   -  D   |  4   |  5   |  6   |  7   |
---------------------------------------------------------------------------------------
| Cycles | 0.8    0.0  | 0.8  | 0.5    0.5  | 0.5    0.5  | 0.0  | 0.8  | 0.8  | 0.0  |
---------------------------------------------------------------------------------------


| Num Of |                    Ports pressure in cycles                     |    |
|  Uops  |  0  - DV  |  1  |  2  -  D  |  3  -  D  |  4  |  5  |  6  |  7  |    |
---------------------------------------------------------------------------------
|   4    | 0.8       | 0.8 | 0.5   0.5 | 0.5   0.5 |     | 0.8 | 0.8 |     |    | lock cmpxchg qword ptr [r14+r13*1], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
Total Num Of Uops: 4

With 16 independent instructions


Throughput Analysis Report
--------------------------
Block Throughput: 48.00 Cycles       Throughput Bottleneck: InterIteration

Port Binding In Cycles Per Iteration:
---------------------------------------------------------------------------------------
|  Port  |  0   -  DV  |  1   |  2   -  D   |  3   -  D   |  4   |  5   |  6   |  7   |
---------------------------------------------------------------------------------------
| Cycles | 12.0   0.0  | 12.0 | 8.0    8.0  | 8.0    8.0  | 0.0  | 12.0 | 12.0 | 0.0  |
---------------------------------------------------------------------------------------


| Num Of |                    Ports pressure in cycles                     |    |
|  Uops  |  0  - DV  |  1  |  2  -  D  |  3  -  D  |  4  |  5  |  6  |  7  |    |
---------------------------------------------------------------------------------
|   4    | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     | CP | lock cmpxchg qword ptr [r14+r13*1], r8
|   4    | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x8], r8
|   4    | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x10], r8
|   4    |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x18], r8
|   4    | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x20], r8
|   4    | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x28], r8
|   4    | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x30], r8
|   4    |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x38], r8
|   4    | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x40], r8
|   4    | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x48], r8
|   4    | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x50], r8
|   4    |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x58], r8
|   4    | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x60], r8
|   4    | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x68], r8
|   4    | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x70], r8
|   4    |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     | CP | lock cmpxchg qword ptr [r14+r13*1+0x78], r8
Total Num Of Uops: 64

With additional dependency-breaking instructions

Throughput Analysis Report
--------------------------
Block Throughput: 20.00 Cycles       Throughput Bottleneck: FrontEnd

Port Binding In Cycles Per Iteration:
---------------------------------------------------------------------------------------
|  Port  |  0   -  DV  |  1   |  2   -  D   |  3   -  D   |  4   |  5   |  6   |  7   |
---------------------------------------------------------------------------------------
| Cycles | 12.0   0.0  | 12.0 | 8.0    8.0  | 8.0    8.0  | 0.0  | 12.0 | 12.0 | 0.0  |
---------------------------------------------------------------------------------------


| Num Of |                    Ports pressure in cycles                     |    |
|  Uops  |  0  - DV  |  1  |  2  -  D  |  3  -  D  |  4  |  5  |  6  |  7  |    |
---------------------------------------------------------------------------------
|   4    | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     |    | lock cmpxchg qword ptr [r14+r13*1], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x8], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x10], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x18], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     |    | lock cmpxchg qword ptr [r14+r13*1+0x20], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x28], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x30], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x38], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     |    | lock cmpxchg qword ptr [r14+r13*1+0x40], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x48], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x50], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x58], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       | 1.0 | 1.0   1.0 |           |     | 1.0 |     |     |    | lock cmpxchg qword ptr [r14+r13*1+0x60], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       | 1.0 |           | 1.0   1.0 |     |     | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x68], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    | 1.0       |     | 1.0   1.0 |           |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x70], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
|   4    |           | 1.0 |           | 1.0   1.0 |     | 1.0 | 1.0 |     |    | lock cmpxchg qword ptr [r14+r13*1+0x78], r8
|   0*   |           |     |           |           |     |     |     |     |    | xor rax, rax
Total Num Of Uops: 64

With the -no_interiteration flag

Throughput Analysis Report
--------------------------
Block Throughput: 0.75 Cycles       Throughput Bottleneck: FrontEnd, Port0, Port1, Port5, Port6

Port Binding In Cycles Per Iteration:
---------------------------------------------------------------------------------------
|  Port  |  0   -  DV  |  1   |  2   -  D   |  3   -  D   |  4   |  5   |  6   |  7   |
---------------------------------------------------------------------------------------
| Cycles | 0.8    0.0  | 0.8  | 0.5    0.5  | 0.5    0.5  | 0.0  | 0.8  | 0.8  | 0.0  |
---------------------------------------------------------------------------------------


| Num Of |                    Ports pressure in cycles                     |    |
|  Uops  |  0  - DV  |  1  |  2  -  D  |  3  -  D  |  4  |  5  |  6  |  7  |    |
---------------------------------------------------------------------------------
|   4^   | 0.8       | 0.8 | 0.5   0.5 | 0.5   0.5 |     | 0.8 | 0.8 |     | CP | lock cmpxchg qword ptr [r14], r8
Total Num Of Uops: 4