BSR (R64, M64) - Latency


Operands


Latency operand 1 → 1: 3

Latency operand 1 → 3: 0

Latency operand 2 → 1 (address, base register): 7

Latency operand 2 → 1 (address, index register): 7

Latency operand 2 → 1 (memory): ≤10

Latency operand 2 → 3 (address, base register): 7

Latency operand 2 → 3 (address, index register): 7

Latency operand 2 → 3 (memory): ≤10


Latency operand 1 → 1: 3

Experiment 1

Experiment 2


Latency operand 1 → 3: 0

Experiment 1


Latency operand 2 → 1 (address, base register): 7

Experiment 1


Latency operand 2 → 1 (address, index register): 7

Experiment 1


Latency operand 2 → 1 (memory): ≤10

Experiment 1


Latency operand 2 → 3 (address, base register): 7

Experiment 1


Latency operand 2 → 3 (address, index register): 7

Experiment 1


Latency operand 2 → 3 (memory): ≤10

Experiment 1