DIV (M64) - Latency


Operands


Latency operand 1 → 2 (address, base register): 35 ≤ lat ≤ 124

Latency operand 1 → 2 (address, index register): 35 ≤ lat ≤ 124

Latency operand 1 → 3 (address, base register): 33 ≤ lat ≤ 122

Latency operand 1 → 3 (address, index register): 33 ≤ lat ≤ 122

Latency operand 2 → 2: 32 ≤ lat ≤ 121

Latency operand 2 → 3: 32 ≤ lat ≤ 119

Latency operand 3 → 2: 14 ≤ lat ≤ 102

Latency operand 3 → 3: 13 ≤ lat ≤ 102


Latency operand 1 → 2 (address, base register): 35 ≤ lat ≤ 124

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 1 → 2 (address, index register): 35 ≤ lat ≤ 124

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 1 → 3 (address, base register): 33 ≤ lat ≤ 122

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 1 → 3 (address, index register): 33 ≤ lat ≤ 122

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 2 → 2: 32 ≤ lat ≤ 121

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 2 → 3: 32 ≤ lat ≤ 119

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 3 → 2: 14 ≤ lat ≤ 102

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 3 → 3: 13 ≤ lat ≤ 102

Experiment 1 (fast division)

Experiment 2 (slow division)