DIV (M64) - Latency


Operands


Latency operand 1 → 2 (address, base register): 19

Latency operand 1 → 2 (address, index register): 19

Latency operand 1 → 3 (address, base register): 23

Latency operand 1 → 3 (address, index register): 23

Latency operand 2 → 2: 14 ≤ lat ≤ 15

Latency operand 2 → 3: 18

Latency operand 3 → 2: 18

Latency operand 3 → 3: 18


Latency operand 1 → 2 (address, base register): 19

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 1 → 2 (address, index register): 19

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 1 → 3 (address, base register): 23

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 1 → 3 (address, index register): 23

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 2 → 2: 14 ≤ lat ≤ 15

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 2 → 3: 18

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 3 → 2: 18

Experiment 1 (fast division)

Experiment 2 (slow division)


Latency operand 3 → 3: 18

Experiment 1 (fast division)

Experiment 2 (slow division)